# VLSI Circuit Design Lab 1

Yu-Chi Chu

### Problem 1 - Pass Transistor and 2-1 MUX

### (a) schematic



Fig 1\_1 NMOS pass transistor



Fig 1\_2 PMOS pass transistor



Fig 1\_3 Transmission gate

# (b) waveform



Fig 1\_4 NMOS pass transistor



Fig 1\_5 PMOS pass transistor



Fig 1\_6 Transmission gate

### (c) Explain

- NMOS Pass Transistor: When Clk=1 (clock high), the NMOS transistor is ON (conducting), and Vo (output voltage) is equal to Vin (input voltage). However, due to the NMOS transistor's characteristic of passing a "strong 0" but a "degraded 1," the output voltage Vo will not reach Vdd (supply voltage) completely. When Clk=0 (clock low), the NMOS transistor is OFF (non-conducting), and Vo is equal to ground (gnd=0).
- PMOS Pass Transistor: When Clk=0 (clock low), the PMOS transistor is ON (conducting), and Vo (output voltage) is equal to Vin (input voltage). However, due to the PMOS transistor's characteristic of passing a "strong 1" but a "degraded 0," the output voltage Vo will not reach ground (gnd=0) completely. When Clk=1 (clock high), the PMOS transistor is OFF (non-conducting), and Vo is equal to Vdd (supply voltage).
- Transmission Gate: When Clk=1 (clock high), both the NMOS and PMOS transistors in the transmission gate are ON (conducting), and Vo (output voltage) is equal to Vin (input voltage). Because the transmission gate combines the advantages of both NMOS and PMOS transistors (passing both "strong 0" and "strong 1"), the output voltage Vo can reach both Vdd (supply voltage) and ground (gnd=0) completely. When Clk=0 (clock low), both transistors are OFF (nonconducting), and Vo is equal to 0.

Because the transmission gate possesses the characteristics of passing both "strong 0" and "strong 1," it provides better performance compared to using a single MOS transistor and is therefore more widely used.

### (d) schematic



Fig 1\_7 Transmission gate multiplexer

## (e) waveform



Fig 1\_8 Transmission gate multiplexer

## (f) layout



Fig 1\_9 Transmission gate multiplexer layout



Fig 1\_10 Transmission gate multiplexer DRC



Fig 1\_11 Transmission gate multiplexer LVS

### (g)PEX waveform



Fig 1\_12 Transmission gate multiplexer PEX waveform

## Problem 2 - D Latch and D Flip-Flop

## (a) schematic



Fig 2\_1 D latch



Fig 2\_2 D Flip-Flop

# (b) waveform



Fig 2\_3 D latch



Fig 2\_4 D Flip-Flop

### (c) layout



Fig 2\_5 D latch layout



Fig 2\_6 D latch DRC



Fig 2\_7 D latch LVS



Fig 2\_8 D Flip-Flop layout



Fig 2\_9 D Flip-Flop DRC



Fig 2\_10 D Flip-Flop LVS

## (d) PEX waveform



Fig 2\_11 D latch PEX waveform



Fig 2\_12 D Flip-Flop PEX waveform

## Problem 3 – Combinational logic design

## (a) schematic



Fig 3\_1 Function 1



 $Fig \ 3\_2 \ \textit{Function} \ 2$ 

### (b) waveform



Fig 3\_3 Function 1



Fig 3\_4 Function 2

# (c) layout



Fig 3\_5 Function 1 layout



Fig 3\_6 Function 1 DRC



Fig 3\_7 Function 1 LVS



Fig 3\_8 Function 2 layout



Fig 3\_9 Function 2 DRC



Fig 3\_10 Function 2 LVS

### (d)PEX waveform



Fig 3\_11 Function 1 PEX waveform



Fig 3\_12 Function 2 PEX waveform